Engineering

## **Research Paper**



# Security Design of TDES Using Low Power VLSI Implementation

# \*Shikha Kuchhal

## \* B.E, M Tech (ECE), Research Scholar

## ABSTRACT

Low power has emerged as a principal theme in today's electronics industry. The need for low power has caused a major paradigm shift where power dissipation has become as important a consideration as performance and area. Triple DES (Data Encryption Standard) is a widely used encryption algorithm known to achieve good performance and high security. In this paper, we describe the design and low power VLSI implementation of the well-known triple DES algorithm. Low power design trends raise the possibility of using ambient energy to power future digital systems. The implementation includes two main parts: key generation and the encryption/decryption process. In the DES module, the key generation part takes the given key and produces 16 distinct keys to be used during the encryption stage. The DES process is then repeated three times for added security. The chip was implemented using TSMC 180nm process. The designed chip has an area of 766,359 µm2 and the power dissipation is 32.38mW for a Vdd of 1.8V.

## Keywords : Encryption, DES, 3DES, Low Power, Cryptosystem

### INTRODUCTION

In the past, the major concerns of the VLSI designer were area, performance, cost and reliability; power consideration was mostly of only secondary importance. In recent years, however, this has begun to change and, increasingly, power is being given comparable weight to area and speed considerations. Ideally when data is transferred it is desired that the original information is transformed into apparent nonsense, so that in the event of third parties intercepting the data, it will appear illegible or as complete nonsense. Only the sender and receiver are able to decipher the data using special knowledge of the key used to transform the data. This transformation is called encryption and the algorithm used to map the data to its transformed state is known as a cipher. There are many of such algorithms in existence however the proposed algorithm of interest is referred to as the Data Encryption Standard (DES). It was selected by the National Bureau of Standards as an official Federal Information Processing Standard (FIPS) for the United States in 1976 and which has subsequently enjoyed widespread use internationally. Along with the growth of electronic data transmission was the development of the devices used to transmit the data. These include many processors used to drive data through landlines and wireless mediums. Many of these devices use encryption implemented on hardware for speed and use less computational memory of computers to run the algorithm. As such, on this paper we describe the design and low power VLSI implementation of a DES algorithm for sending plain text information. In addition we seek to improve encryption by building on the DES chip and developing a Triple-DES algorithm that is more secure and commonly used by financial institutions for secure transactions.

## BACKGROUND

## A. Data Encryption Standard

In today's uncertain and increasingly wired world cryptology plays an important and significant role in protecting and securing communication channels, databases, and software from unwanted intruders. Modern block ciphers are widely used to grant encryption of quantities of information, and/or a cryptographic checksum to make sure the contents have not been revised. Among others the most widely used private key block cipher, is the Data Encryption Standard (DES). The

block size for DES is 64 bits and the cipher text produced appears as nonsense to third parties not intended to intercept the data. DES uses a customizable key for the transformation, so that decryption can supposedly only be performed by those who know the custom key used to encrypt. The key consists of 64 bits; however, only 56 of these are actually used by the algorithm. Hence the effective key length is 56 bits, and it is never quoted as such. Every 8th bit of the selected key is discarded, that is, positions 8, 16, 24, 32, 40, 48, 56, 64 are removed from the 64 bit key leaving behind only the 56 bit key. The availability of improved computational power eventually made the original DES algorithm less secure as it became more susceptible to brute-force attacks. To counter this, Triple DES was developed as a relatively simple method of increasing the key size of DES to protect against such attacks, without the need to design a completely new block cipher algorithm. Triple-DES has a number of advantages. First, it builds upon the concept of multiple encryption where a single block of plaintext is encrypted 3 times, typically using 2 different keys K1 and K2. Specifically, given a plaintext block, the DES algorithm is run in encryption mode using K1, then run in decryption mode using K2 and finally run in encryption mode using K1. Thus every plaintext block goes through encrypt (K1), decrypt (K2) and encrypt (K1) steps. Second, Triple-DES in encrypt(K1)-decrypt(K2)-encrypt(K1) is backward compatible with single DES since if K1=K2 in this mode, the first two steps cancel each other resulting in single encryption. This allows legacy applications developed to work with single DES to continue to inter-operate with Triple-DES implementations. Finally, Triple-DES when run in this mode with two keys still maintains an effective key size of 112 bits. This is because a meet-in-the-middle known plaintext attack on multiple encryptions still requires an attacker to brute-force through two steps involving two different keys.

## B. Method and Design

The hardware implementation was derived from the algorithm described in [7] and [8]. DES uses a 64-bit key to encrypt 64-bit blocks of data through 16 rounds of permutations, xors, and table look-ups. The key is also shifted and permuted at each stage to increase security. DES is a symmetric algorithm, which means that ciphertext created using a particular key can be decrypted into plaintext using the same hardware



#### Figure 1: DES Data Flow Graph

During each of the 16 rounds, the data is separated into 32bit halves. The right half is passed through to become the left half of the next round and is expanded through a permutation to 48-bits before being XORed with the key. The XORed value then becomes the addresses for the 8 sboxes. These sboxes are basically small Look up tables. The output of the sboxes is passed through another permutation before being xored with the left half. This criss-crossing is known as the Feistel scheme. The Feistel structure ensures that decryption and encryption are very similar processes and the only difference is that the subkeys are applied in the reverse order when decrypting. One round of the Feistel Scheme is shown below in Figure 2:

#### Figure 2: Feistel Scheme



The first step is to pass the 64-bit key through a permutation called Permuted Choice 1, or PC-1 for short. The table for this is given in Figure 3. Note that in all subsequent descriptions of bit numbers, 1 is the left-most bit in the number, and n is the rightmost bit.

| Bit | 0  | 1  | 2  | 3  | 4  | 5  | 6  |
|-----|----|----|----|----|----|----|----|
| 1   | 57 | 49 | 41 | 33 | 25 | 17 | 9  |
| 8   | 1  | 58 | 50 | 42 | 34 | 26 | 18 |
| 15  | 10 | 2  | 59 | 51 | 43 | 35 | 27 |
| 22  | 19 | 11 | 3  | 60 | 52 | 44 | 36 |
| 29  | 63 | 55 | 47 | 39 | 31 | 23 | 15 |

## 98 & PARIPEX - INDIAN JOURNAL OF RESEARCH

| 36 | 7  | 62 | 54 | 46 | 38 | 30 | 22 |
|----|----|----|----|----|----|----|----|
| 43 | 14 | 6  | 61 | 53 | 45 | 37 | 29 |
| 50 | 21 | 13 | 5  | 28 | 20 | 12 | 4  |
|    |    |    |    |    |    |    |    |

#### Figure 3: PC-1 Subkey Mapping

For example, we can use the PC-1 table to figure out how bit 30 of the original 64-bit key transforms to a bit in the new 56-bit key. Find the number 30 in the table, and notice that it belongs to the column labeled 5 and the row labeled 36. Add up the value of the row and column to find the new position of the bit within the key. For bit 30, 36 + 5 = 41, so bit 30 becomes bit 41 of the new 56-bit key. Note that bits 8, 16, 24, 32, 40, 48, 56 and 64 of the original key are not in the table. These are the unused parity bits that are discarded when the final 56-bit key is created. Now that we have the 56-bit key, the next step is to use this key to generate 16 48-bit subkeys, called K[1]-K[16], which are used in the 16 rounds of DES for encryption and decryption. These are generated by splitting the current 56-bit key, K, into two 28-bit blocks, L and R. Using the subkey rotation table in Figure 4 below, L and R are shifted by the number of bits indicated by the subkey index. L and R are then rejoined and permuted choice 2 (PC-2) is applied as PC-1 was before to get the final resulting subkey. Sixteen 48-bit subkeys are gereated for each round of the DES algorithm.

| Round<br>#     | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | 15 | 16 |
|----------------|---|---|---|---|---|---|---|---|---|----|----|----|----|----|----|----|
| Rotate<br>by # | 1 | 1 | 2 | 2 | 2 | 2 | 2 | 2 | 1 | 2  | 2  | 2  | 2  | 2  | 2  | 1  |
| -              |   |   |   |   |   |   |   |   |   |    |    |    |    |    |    |    |

| Bit | 0  | 1  | 2  | 3  | 4  | 5  |
|-----|----|----|----|----|----|----|
| 1   | 14 | 17 | 11 | 24 | 1  | 5  |
| 7   | 3  | 28 | 15 | 6  | 21 | 10 |
| 13  | 23 | 19 | 12 | 4  | 26 | 8  |
| 19  | 16 | 7  | 27 | 20 | 13 | 2  |
| 25  | 41 | 52 | 31 | 37 | 47 | 55 |
| 31  | 30 | 40 | 51 | 45 | 33 | 48 |
| 37  | 44 | 49 | 39 | 56 | 34 | 53 |
| 43  | 46 | 42 | 50 | 36 | 29 | 32 |

#### Figure 4: Rotation table and PC-2

As stated earlier the original 64-bit block of data is split into two 32-bit halves. Before that, the data undergoes an initial permutation similar to PC-1 and PC-2. The inverse of this permutation is performed at the end of the 16 rounds of DES algorithm. The initial permutation and its inverse are shown in Figure 5.

| Bit | 0  | 1  | 2  | 3  | 4  | 5  | 6          | 7 |
|-----|----|----|----|----|----|----|------------|---|
| 1   | 58 | 50 | 42 | 34 | 26 | 18 | 10         | 2 |
| 9   | 60 | 52 | 44 | 36 | 28 | 20 | 12         | 4 |
| 17  | 62 | 54 | 46 | 38 | 30 | 22 | 14         | 6 |
| 25  | 64 | 56 | 48 | 40 | 32 | 24 | <b>1</b> 6 | 8 |
| 33  | 57 | 49 | 41 | 33 | 25 | 17 | 9          | 1 |
| 41  | 59 | 51 | 43 | 35 | 27 | 19 | 11         | 3 |
| 49  | 61 | 53 | 45 | 37 | 29 | 21 | 13         | 5 |
| 57  | 63 | 55 | 47 | 39 | 31 | 23 | 15         | 7 |

| Bit | 0  | 1 | 2  | 3  | 4  | 5  | 6  | 7  |
|-----|----|---|----|----|----|----|----|----|
| 1   | 40 | 8 | 48 | 16 | 56 | 24 | 64 | 32 |
| 9   | 39 | 7 | 47 | 15 | 55 | 23 | 63 | 31 |
| 17  | 38 | 6 | 46 | 14 | 54 | 22 | 62 | 30 |
| 25  | 37 | 5 | 45 | 13 | 53 | 21 | 61 | 29 |
| 33  | 36 | 4 | 44 | 12 | 52 | 20 | 60 | 28 |
| 41  | 35 | 3 | 43 | 11 | 51 | 19 | 59 | 27 |
| 49  | 34 | 2 | 42 | 10 | 50 | 18 | 58 | 26 |
| 57  | 33 | 1 | 41 | 9  | 49 | 17 | 57 | 25 |
|     |    |   |    |    |    |    |    |    |

Figure 5: Initial Permutation and its inverse.

Whenever the permuted data is split, the right half is expanded from 32 bits to 48 bits using the expansion table in Figure 6. The original right half is stored to become the left half for the next round in the DES algorithm later on. Notice that the expansion table includes repeat of bits.

| Bit | 0  | 1  | 2  | 3  | 4  | 5  |
|-----|----|----|----|----|----|----|
| 1   | 32 | 1  | 2  | 3  | 4  | 5  |
| 7   | 4  | 5  | 6  | 7  | 8  | 9  |
| 13  | 8  | 9  | 10 | 11 | 12 | 13 |
| 19  | 12 | 13 | 14 | 15 | 16 | 17 |
| 25  | 16 | 17 | 18 | 19 | 20 | 21 |
| 31  | 20 | 21 | 22 | 23 | 24 | 25 |
| 37  | 24 | 25 | 26 | 27 | 28 | 29 |
| 43  | 28 | 29 | 30 | 31 | 32 | 1  |

#### Figure 6: Expansion Table

The output of the expansion block is xored with the 48-bit subkey previously generated for that round. This result is split into eight 6-bit blocks. Each block is used as an address for its corresponding s-box look up table, therefore there are eight s-box tables. Below s-box 1 is shown. The first and last bit of the 6-bit blocks are used to index the row of the table. The middle 4 bits index the columns. The value at those indices are concatenated with remaining s-box results. The eight addresses produces 4 bit values each, so the resulting data is 32-bits. At this point another permuation is performed using the p-box table in Figure 7. This result is xored with the original left half during the round and the result becomes the right half for the next round and as stated earlier the next rounds left half.

| S-BOX 1: SUDS | utu | uon | BOX | 1  | 10 - N |    |    | -  |    | 1.6 - 0.1 |    | 1  | ÷  | 1.5 |    | _  |
|---------------|-----|-----|-----|----|--------|----|----|----|----|-----------|----|----|----|-----|----|----|
| Row/Column    | 0   | 1   | 2   | 3  | 4      | 5  | 6  | 7  | 8  | 9         | 10 | 11 | 12 | 13  | 14 | 15 |
| 0             | 14  | 4   | 13  | 1  | 2      | 15 | 11 | 8  | 3  | 10        | 6  | 12 | 5  | 9   | 0  | 7  |
| 1             | 0   | 15  | 7   | -4 | 14     | 2  | 13 | 1  | 10 | 6         | 12 | 11 | 9  | 5   | з  | 8  |
| Z             | 4   | 1   | 14  | 8  | 13     | 6  | 2  | 11 | 15 | 12        | 9  | 7  | э  | 10  | 5  | 0  |
| 3             | 15  | 12  | 8   | 2  | 4      |    | 1  | 7  | 5  | 11        | 3  | 14 | 10 | 0   | 6  | 13 |

| p. | PERM | AUTA | TION | TABLE |
|----|------|------|------|-------|

| Bit | 0  | 1  | 2  | 3  |
|-----|----|----|----|----|
| 1   | 16 | 7  | 20 | 21 |
| 5   | 29 | 12 | 28 | 17 |
| 9   | 1  | 15 | 23 | 26 |
| 13  | 5  | 18 | 31 | 10 |
| 17  | 2  | 8  | 24 | 14 |
| 21  | 32 | 27 | 3  | 9  |
| 25  | 19 | 13 | 30 | 6  |
| 29  | 22 | 11 | 4  | 25 |

Figure 7: S-Box and P-Box

The previous steps are repeated for the duration of the 16 rounds of the DES algorithm. The ciphertext is produced when the inverse initial permutation block is applied. We are easily able to implement a triple DES by applying DES 3 times to 64 bit plaintext data with 3 different keys and sets of permutations each time the DES is applied.

#### EXPERIMENTAL METHODS AND RESULTS

In this section we describe the experime ntal methods and the design results. Figure 8 depicts the synt hesized top level DES module. The inputs include the 64-bit k ey and plain text data, a clock, enable, encrypt/decrypt and re set. By toggling the encrypt/decrypt input from 0 to 1, we can set the DES to encrypt the plain text or decrypt the cipher text. Decrypting works exactly in the same manner; however, the subkeys are applied in reverse order. The image on the right shows the next level schematic which is a more detailed view of all necessary connections and modules instantiated for thee full 16 rounds. The rounds and constituting sub modules are e xplained in more detail in the following paragraphs.



Figure 8: DES Module (Left): Top Modul e (Right): Next Level

Figure 9 shows the schematic of 1 of the 16 rounds in the DES algorithm. Notice the 8 S-boxes. The o riginal algorithm flow chart is also shown to show the translation.



Figure 9: Single Round of DES Algoorithm

Figure 10 shows the top level schematic of t he Triple DES. It works exactly the same, but requires 3 keys to be input into the top module.





#### **Behavioral Test:**

In order to test the functionality of our design we used the data shown in Figure 11. The top portion of the figure shows 2 blocks of plain text data to test the DES algorithm. Together the blocks form the string "Now is the time". As shown, the string is broken up into 8 byte bloc ks, since the DES algorithm is designed for 64bit data. Each character is represented in Hex as well. The bottom portion of Figure 11 shows an example of credit information that is generally encrypted using the triple DES algorithm. We sought to successfully encrypt and decrypt this data.

#### First block:

| DES  | INPUT    | BLOCK | = | N  | 0  | W  |    | 1  | 3  |    | t  |
|------|----------|-------|---|----|----|----|----|----|----|----|----|
| (IN  | HEX)     |       |   | 4E | 6F | 77 | 20 | 69 | 73 | 20 | 74 |
| KEY  |          |       | = | 01 | 23 | 45 | 67 | 89 | AB | CD | EF |
| DES  | OUTPUT   | BLOCK | = | 3F | A4 | 0E | 8A | 98 | 4D | 43 | 15 |
| Seco | ond bloc | k:    |   |    |    |    |    |    |    |    |    |
| DES  | INPUT    | BLOCK | - | h  | e  | -  | t  | i  | m  | e  | _  |
| (IN  | HEX)     |       |   | 68 | 65 | 20 | 74 | 69 | 6D | 65 | 20 |
| KEY  |          |       | = | 01 | 23 | 45 | 67 | 89 | AB | CD | EF |
| DES  | OUTPUT   | BLOCK | = | 6A | 27 | 17 | 87 | AB | 88 | 83 | F9 |

#### Encrypted Message

| Field                     | Length    | Example         |
|---------------------------|-----------|-----------------|
| Customer Reference Number | 5 Digits  | 12345           |
| Credit Card Number        | 15 Digits | 376066666655555 |
| Expiration Date           | 4 Digits  | 1205            |
| Total                     | 24 Digits |                 |

### Figure 11: Behav ioral Data

The correct operation of this circu it was verified by running simulations for both the single DES and Triple-DES designs. The encryption input was switc hed between 1 and 0 to encrypt/decrypt the information seen in Figure 11.

#### Final Layout

Figure 12 shows the final layout of the Triple DES chip that was synthesized using Cadence Encounter and RTL compil-

## REFERENCES

er for TSMC 180nm process. Through the power and timing analysis we were able to distinguish the specs for the Triple DES and Single DES by analyzing the single DES modules.



Figure 12: GDS2 Layout of Triple DES Chip

The specs for the designed Triple-DES chip are as follows: (1) Designed using TSMC 180 nm process (2) Required VDD: 1.8V (3) Area: 766,359  $\mu m^2$  (4)Total number of pins on chip: 326 (Three 64bit Keys, One 64bit plaintext input, One 64bit ciphertext output and 6 additional pins for clk, enable, encrypt, vdd, and gnd) (5) Leakage power dissipation of the chip is 20.72  $\mu W$  and the switching power dissipation is 32.36 mW. The total power consumption of the Triple-DES is 32.38 mW.

A summary of the specifications is given in Table 1.

| Chip Specifications |             |
|---------------------|-------------|
|                     |             |
| Technology          | TSMC 180 nm |
| VDD                 | 1.8 V       |
| Area                | 766,359 µm2 |
| Number of pins      | 326         |
| Leakage Power       | 20.72 µW    |
| Switching Power     | 32.36 mW    |

Table 1: Triple-DES Chip Specifications

## CONCLUSION

In this paper we present the design and low power VLSI implementation of Single DES and Triple-DES algorithm. Since the original DES algorithm was less secure as it became more susceptible to brute-force attacks, triple DES was developed as a relatively simple alternative without the need to design a completely new block cipher algorithm. In our design we used 3 instances of our Single DES algorithm to improve the encryption strength. It should be noted that the Triple DES implementation is considerably slower, but more secure. The designed chip can be used for financial data transfer such as credit card information where a high level of security is needed. The chip was designed using TSMC 180nm process for 1.8 V Vdd. The area of the designed chip is 766,359 µm<sup>2</sup>, the number of pins on the chip is 326, and the power dissipation is 32.38mW.

1. V. K. Pachghare's, Cryptography and Information Security, PHI Learning Pvt Ltd, 2009 | 2. Neil Daswani, Chirstopher Kern & Anita Kesava's, Foundations Of Security: What Every Programmer Needs To Know, Springer (India) Pvt Ltd, 2007 | 3. Cristian Radu's, Implementing Electronic Card Payment Systems, Artech House, 2003 | 4. Bellare, Mihir; Rogaway, Phillip (21 September 2005). "Introduction". Introduction to Modern Cryptography. p. 10 | 5. I.A.Dhotre V.S.Bagad's, Cryptography And Network Security, Technical Publication Pune, 2008 | 6. NBS FIPS PUB, "Data Encryption Standard, "Nat'l Bureau of Standards, US Dept. of Commerce, Jan. 1977. ] 7. Forouzan's, Cryptography and Network Security (Sie), Tata McGraw Hill, 2007 | 8. Osvaldo Gervasi's, Computational Science and Its Applications - ICCSA 2005Part II | 9. http://www.ia.com.tw/en/initiatives/padlock/whyhardwareisbetter.jsp | 10. Ralph Merkle, Martin Hellman: On the Security of Multiple Encryption, Communications of the ACM, Vol 24, No 7, pp 465–467, July 1981. | 11. Paul van Oorschot, Michael J. Wiener, A known-plaintext attack on two-key triple encryption, EUROCRYPT'90, LNCS 473, 1990, pp 318–325.