Volume : II, Issue : XI, November - 2013
Implementation of CRC on FPGA
Prof. S. V. Viraktamath, Ms. Veena Joshi, Ms. Usha Nagesh Naik, Dr. Girirsh V. Attimarad
Abstract :
All real systems that work with digitally represented data require error detecting codes because all real channels are noisy to some extent. The basic goal is to detect errors in data transmission over unreliable or noisy communication channels. Encoding and decoding techniques play a major role in digital communication as the received bit stream usually contains a number of errors. Cyclic Redundancy Codes (CRCs) provide a first line of defence against data corruption in many networks. The basic goal is to control errors in data transmission over unreliable or noisy communication channels. CRC code provides a simple, yet powerful, method for the detection of burst errors during digital data transmission and storage. In this paper simulation is shown and implementation of CRC–32 is done on FPGA
Keywords :
Article:
Download PDF
DOI : 10.36106/ijsr
Cite This Article:
Prof. S. V. Viraktamath, Ms. Veena Joshi, Ms. Usha Nagesh Naik, Dr. Girirsh V. Attimarad / Implementation of CRC on FPGA / International Journal of Scientific Research, Vol.2, Issue.11 November 2013
Number of Downloads : 995
References :
Prof. S. V. Viraktamath, Ms. Veena Joshi, Ms. Usha Nagesh Naik, Dr. Girirsh V. Attimarad / Implementation of CRC on FPGA / International Journal of Scientific Research, Vol.2, Issue.11 November 2013
Our Other Journals...
-
Indian Journal of
Applied Research Visit Website -
PARIPEX Indian Journal
of Research Visit Website -
Global Journal for
Research Analysis Visit Website